

GW5RAT-LV15MG132P QSPI\_MI2 P8
QSPI\_MISO N8
QSPI\_CCLK P9
QSPI\_MCS\_N N9
QSPI\_MGS\_N N9
QSPI\_MI3 P10
QSPI\_MOSI N10
M8 IOB3A/D02/MI2/LVDS IOB5A/CCLK/LVDS IOB5B/MCS\_N/LVDS M0\_CKP M0\_CKN M0\_D0P M0\_D0N M0\_D1P M0\_D1N M0\_D2P M0\_D2N M0\_D3P M0\_D3N IOB7A/D03/MI3/LVDS B3 C3 B6 C6 B8 C8 B12 C12 Q0\_LN0\_TXP\_O Q0\_LN0\_TXM\_O Q0\_LN1\_TXP\_O Q0\_LN1\_TXM\_O Q0\_LN2\_TXM\_O Q0\_LN2\_TXM\_O Q0\_LN3\_TXP\_O Q0\_LN3\_TXP\_O Q0\_LN3\_TXM\_O Q0\_LN0\_RXP\_I Q0\_LN0\_RXM\_I Q0\_LN1\_RXM\_I Q0\_LN1\_RXM\_I Q0\_LN2\_RXM\_I Q0\_LN2\_RXM\_I Q0\_LN3\_RXM\_I Q0\_LN3\_RXM\_I A2 A4 A5 A10 A11 A13 A14 L3 M3 M1 M2 N1 N2 P1 P2 IOL29A/DONELVDS
IOL29B/RECONFIG NLVDS
IOL39B/RECONFIG NLVDS
IOL314B/GCLT S/MODE/ILVDS
IOL314B/GCLT S/MODE/ILVDS
IOL314B/GCLT S/MODE/ILVDS
IOL33B/GCLT A/PLL\_T NIPLPL\_T FB0/CSO\_B/DOUT/SCLL/VDS
IOL33B/GCLT A/PLL\_T C NIPLPL\_C FB0/CS/B/SDAL/VDS
IOL33B/GCLT A/PLL\_C NIPLPL\_C FB0/CS/B/SDAL/VDS RECONFIG N >> MODE1 >> MODE0 >> A8 Q0\_REFCLKP\_0 Q0\_REFCLKM\_0 Q0\_REFCLKP\_1 Q0\_REFCLKM\_1 IOL35R/D05/SSPI CS N/LVDS GW5ART-LV15-MG132F GW5ART-LV15-MG132P Q0\_VDDA(Q0\_VDDRC\_LN0/1/2/3/Q0\_VDDTC/Q0\_VDDTC\_LN0/1/2/3 Q0\_VDDA(Q0\_VDDRC\_LN0/1/2/3/Q0\_VDDTC/Q0\_VDDTC\_LN0/1/2/3 Q0\_VDDA(Q0\_VDDRC\_LN0/1/2/3/Q0\_VDDTC/Q0\_VDDTC\_LN0/1/2/3 Q0\_VDDA(Q0\_VDDRC\_LN0/1/2/3/Q0\_VDDTC/Q0\_VDDTC\_LN0/1/2/3 Q0 VDDA0P9 [-R23 Flash тск 🔆 Q0\_VDDT0P9 GU\_B4 Q0\_VDDT\_LN0/Q0\_VDDT\_LN1/Q0\_VDDT\_LN2/Q0\_VDDT\_LN3 Q0\_VDDT0P9 C7
Q0\_VDDHA1P8 C7
Q0\_VDDHA
Q0\_VDDHA 4 VCCIO4 C84 B1 B5 B7 B9 B11 B14 D3 E12 L2 M6 JTAG 6 6 VSS VSS VSS VSS VSS VSS VSS VSS VSS R24 4.7K R25 4 7K R26 4.7K TDO>>> 4.7uF C85 VCCIO2 M9 --- VCCIO2 8 8 10.1uF E2 M1\_VDDA\_LN0/M1\_VDDA\_LN1/M1\_VDDA\_LN2 Z 7 VCCIO3 M4 VCCIO3 U9 ÷ M\_VDDX C2 M0\_VDDX/M1\_VDDX QSPI\_MCS\_N 1 CS 10 VCCIO4 F3 VCCIO4 vcc M0\_VDDA0P9 M5 M0\_VDDA QSPI\_MISO 2 DO QSPI MI3 VCCX VCCX VCCX VCCX HOLD 3 WP QSPI CCLK QSPI MI2 CLK QSPI\_MOSI IO4 6 4 GND DI 101 VQPS L12 VQPS1P8 VCCIO4 SPI Flash GW5ARTJ V15JMG132P 2 GND VCC 5 VCC\_REG F12 VCC\_REG \*External Flash, used to 3 IO2 IO3 4 DPHY\_VDD12 M7 \_\_\_\_DPHY\_VDD1P2 store downloaded programs \*JTAG download section VCC/VCCB/VCC GW5ART-LV15-MG132P READY >> R28 4.7K VCCIO2 \*Configurable detection section В RECONFIG\_N R29 4.7K VCCIO3 M1\_VDDA0P9 M\_VDDX M0\_VDDA0P9 VQPS1P8 VCC\_REG DPHY\_VDD1P2 PSRAM VDD1P8 Q0 VDDA0P9 Q0 VDDHA1P8 \*Configuration reset section C98 C99 C86 C87 C103 C104 C93 C94 C95 C96 C97 C100 C101 C102 n tuE 0.1uF 0.1uE 0.1uF 0.1uF 100uF 10uF 1uF n tuE 100uF 10uF 1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF MODE0 (R30 4.7K VCCIO3 R31 1K MODE1 << VCC0P9 VCCX VCCIO2 Q0 VDDT0P9 \*Configuration mode signal selection C106 C107 C108 C109 C110 C111 C112 C113 C114 C115 C116 C117 C118 C119 C120 C122 C123 C124 C125 C121 0.1uF 100uF 10uF 1uF 0.1uF R32 1K VCCIO3 ÷ ÷ DONE >> R33 1K LED3 \*Configuration completed detection section Notes: 1.F CLK signal is an external input clock signal. It is recommended that F\_CLK signal be provided through an active oscillator crystal. 2.External Flash memory is used to store downloaded programs. 3.It is recommended that add an ESD protection chip to the JTAG download circuit.
4.VCC core voltage requires a large current, so it is recommended to supply power separately. 5. The MODE pin is the GowinCONFIG configuration mode selection signal.

3

5

